Implementation of 4-BIT ALU with GCD

Main Article Content

Saddam Khan, Yogiraj Kadikar, Shivam Dub

Abstract

This work deals with the implementation of a ALU Processor with GCD using Xilinx ISE 9.1i and Spartan 3 FPGA kit. The GCD processor has been implemented using Euclid’s algorithm. ALU performs arithmetic operations and logical operations. Code is dumped on FPGA kit and output is analyzed. The select line is used to decide the whether which operation to perform either GCD or ALU. The work also involves the simulation of the work on Xilinx ISE 9.1i. The implemented program was simulated and output waveforms were observed. We are using Spartan 3 FPGA board for observing the output. The program is dumped using JTAG( Joint Test Action Group) cable on the FPGA Board.
DOI: 10.17762/ijritcc2321-8169.1503171

Article Details

How to Cite
, S. K. Y. K. S. D. (2015). Implementation of 4-BIT ALU with GCD. International Journal on Recent and Innovation Trends in Computing and Communication, 3(3), 1682–1687. https://doi.org/10.17762/ijritcc.v3i3.4104
Section
Articles